

### **Main Product Characteristics:**

| V <sub>DSS</sub>     | 80V         |
|----------------------|-------------|
| R <sub>DS</sub> (on) | 7.5mΩ(typ.) |
| I <sub>D</sub>       | 70A         |







PQFN5\*6

Marking and pin
Assignment

Schematic diagram

### **Features and Benefits:**

- Advanced MOSFET process technology
- Special designed for PWM, load switching and general purpose applications
- Ultra low on-resistance with low gate charge
- Fast switching and reverse body recovery
- 150°C operating temperature



### **Description:**

It utilizes the latest processing techniques to achieve the high cell density and reduces the on-resistance with high repetitive avalanche rating. These features combine to make this design an extremely efficient and reliable device for use in power switching application and a wide variety of other applications.

# **Absolute max Rating:**

| Symbol                          | Parameter                                        | Max.         | Units |  |
|---------------------------------|--------------------------------------------------|--------------|-------|--|
| I <sub>D</sub> @ TC = 25°C      | Continuous Drain Current, V <sub>GS</sub> @ 10V① | 70           |       |  |
| I <sub>D</sub> @ TC = 100°C     | Continuous Drain Current, V <sub>GS</sub> @ 10V① | 60           | A     |  |
| I <sub>DM</sub>                 | Pulsed Drain Current②                            | 280          |       |  |
| D @TC = 25°C                    | Power Dissipation③                               | 98           | W     |  |
| P <sub>D</sub> @TC = 25°C       | Linear Derating Factor                           | 2.0          | W/°C  |  |
| V <sub>DS</sub>                 | Drain-Source Voltage                             | 80           | V     |  |
| V <sub>GS</sub>                 | Gate-to-Source Voltage                           | ± 20         | V     |  |
| E <sub>AS</sub>                 | Single Pulse Avalanche Energy @ L=0.3mH          | 375          | mJ    |  |
| I <sub>AS</sub>                 | Avalanche Current @ L=0.3mH                      | 50           | Α     |  |
| T <sub>J</sub> T <sub>STG</sub> | Operating Junction and Storage Temperature Range | -55 to + 150 | °C    |  |



### **Thermal Resistance**

| Symbol           | Characterizes                          | Тур. | Max. | Units |
|------------------|----------------------------------------|------|------|-------|
| R <sub>eJC</sub> | Junction-to-case③                      | _    | 1.31 | °C/W  |
| $R_{\theta JA}$  | Junction-to-ambient (t $\leq$ 10s) (4) | _    | 62   | °C/W  |

# **Electrical Characterizes** $@T_A=25^{\circ}C$ unless otherwise specified

| Symbol               | Parameter                            | Min. | Тур. | Max. | Units | Conditions                                                           |  |
|----------------------|--------------------------------------|------|------|------|-------|----------------------------------------------------------------------|--|
| V <sub>(BR)DSS</sub> | Drain-to-Source breakdown voltage    | 80   | _    | _    | V     | V <sub>GS</sub> = 0V, ID = 250μA                                     |  |
| ר                    | Static Drain-to-Source on-resistance | _    | 7.5  | 9    | mΩ    | V <sub>GS</sub> =10V,I <sub>D</sub> = 30A                            |  |
| $R_{DS(on)}$         | Static Drain-to-Source on-resistance |      | 13   | 16   |       | T <sub>J</sub> = 125℃                                                |  |
| V                    | Cata threshold voltage               | 1    | _    | 3    | V     | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                 |  |
| $V_{GS(th)}$         | Gate threshold voltage               |      | 1.02 | _    | V     | T <sub>J</sub> = 125℃                                                |  |
| 1                    | Drain to Source leakage gurrent      | _    | _    | 1    |       | $V_{DS} = 80V, V_{GS} = 0V$                                          |  |
| I <sub>DSS</sub>     | Drain-to-Source leakage current      | _    | _    | 50   | μA    | T <sub>J</sub> = 125℃                                                |  |
|                      | Cata to Course forward looks         | _    | _    | 100  | ^     | V <sub>GS</sub> =20V                                                 |  |
| $I_{GSS}$            | Gate-to-Source forward leakage       | -100 | _    | _    | nA    | V <sub>GS</sub> = -20V                                               |  |
| $Q_g$                | Total gate charge                    | _    | 93.6 | _    |       | I <sub>D</sub> = 30A,                                                |  |
| $Q_{gs}$             | Gate-to-Source charge                | _    | 20.2 | _    | nC    | V <sub>DS</sub> =30V,                                                |  |
| $Q_{gd}$             | Gate-to-Drain("Miller") charge       | _    | 33.3 | _    |       | V <sub>GS</sub> = 10V                                                |  |
| t <sub>d(on)</sub>   | Turn-on delay time                   | _    | 17.3 | _    |       | $V_{GS}$ =10V, VDS=30V, $R_L$ =15 $\Omega$ , $R_{GEN}$ =2.5 $\Omega$ |  |
| t <sub>r</sub>       | Rise time                            | _    | 15.2 | _    | no    |                                                                      |  |
| t <sub>d(off)</sub>  | Turn-Off delay time                  | _    | 52   | _    | ns    |                                                                      |  |
| t <sub>f</sub>       | Fall time                            | _    | 19   | _    |       |                                                                      |  |
| C <sub>iss</sub>     | Input capacitance                    | _    | 4373 | _    |       | V <sub>GS</sub> = 0V                                                 |  |
| Coss                 | Output capacitance                   | _    | 352  | _    | pF    | V <sub>DS</sub> = 25V                                                |  |
| C <sub>rss</sub>     | Reverse transfer capacitance         | _    | 306  | _    |       | f = 1MHz                                                             |  |

# **Source-Drain Ratings and Characteristics**

| Symbol          | Parameter                 | Min. | Тур. | Max. | Units | Conditions                                    |
|-----------------|---------------------------|------|------|------|-------|-----------------------------------------------|
|                 | Continuous Source Current |      | _    | 70   | А     | MOSFET symbol                                 |
| Is              | (Body Diode)              | _    |      |      |       | showing the                                   |
| I <sub>SM</sub> | Pulsed Source Current     |      | _    | 280  | А     | integral reverse                              |
|                 | (Body Diode)              | _    |      |      |       | p-n junction diode.                           |
| V <sub>SD</sub> | Diode Forward Voltage     | _    | 0.85 | 1.3  | V     | I <sub>S</sub> =30A, V <sub>GS</sub> =0V      |
| t <sub>rr</sub> | Reverse Recovery Time     | _    | 36   | _    | ns    | $T_J = 25^{\circ}C$ , $I_F = 45A$ , $di/dt =$ |
| Q <sub>rr</sub> | Reverse Recovery Charge   | _    | 62   | _    | nC    | 100A/µs                                       |

Version: 1.0



### **Test circuits and Waveforms**

#### EAS test circuits:



#### Gate charge test circuit:





#### **Switch Waveforms:**



#### Notes:

- ①The maximum current rating is limited by bond-wires.
- ②Repetitive rating; pulse width limited by max. junction temperature.
- ③The power dissipation PD is based on max. junction temperature, using junction-to-case thermal resistance.
- 4The value of  $R_{\theta JA}$  is measured with the device mounted on 1in 2 FR-4 board with 2oz. Copper, in a still air environment with TA =25°C
- ⑤These curves are based on the junction-to-case thermal impedence which is measured with the device mounted to a large heatsink, assuming a maximum junction temperature of  $T_{J(MAX)}=175^{\circ}C$ .
- ⑥ The maximum current rating is limited by bond-wires.



# Typical electrical and thermal characteristics





**Figure 1: Typical Output Characteristics** 

Figure 2. Normalized On-Resistance Vs. Case Temperature







Figure 4: Typical Capacitance Vs. Drain-to-Source Voltage



### **Mechanical Data:**

### PQFN 5\*6 Package Outline Dimension. (Unit: mm)













# **Ordering and Marking Information**

Device Marking: SSF7509J7

Package (Available)
PQFN5\*6
Operating Temperature Range
C: -55 to 150 °C

# **Devices per Unit**

| Package<br>Type | Units/<br>Tube | Tubes/Inner<br>Box | Units/Inner<br>Box | Inner<br>Boxes/Carton | Units/Carton<br>Box |
|-----------------|----------------|--------------------|--------------------|-----------------------|---------------------|
|                 |                |                    |                    | Box                   |                     |
| PQFN 5*6        | 3000           | 10                 | 30000              | 4                     | 120000              |

# **Reliability Test Program**

| Test Item   | Conditions                             | Duration   | Sample Size         |
|-------------|----------------------------------------|------------|---------------------|
| High        | T <sub>j</sub> =125℃ to 150℃           | 168 hours  | 3 lots x 77 devices |
| Temperature | @ 80% of Max                           | 500 hours  |                     |
| Reverse     | V <sub>DSS</sub> /V <sub>CES</sub> /VR | 1000 hours |                     |
| Bias(HTRB)  |                                        |            |                     |
| High        | T <sub>j</sub> =150℃                   | 168 hours  | 3 lots x 77 devices |
| Temperature | @ 100% of Max V <sub>GSS</sub>         | 500 hours  |                     |
| Gate        |                                        | 1000 hours |                     |
| Bias(HTGB)  |                                        |            |                     |

Version: 1.0



#### **ATTENTION:**

- Any and all Silikron products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your Silikron representative nearest you before using any Silikron products described or contained herein in such applications.
- Silikron assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all Silikron products described or contained herein.
- Specifications of any and all Silikron products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- Silikron Semiconductor CO.,LTD. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all Silikron products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of Silikron Semiconductor CO.,LTD.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. Silikron believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the Silikron product that you intend to use.

#### **Customer Service**

Worldwide Sales and Service:

Sales@silikron.com

**Technical Support:** 

Technical@silikron.com

Suzhou Silikron Semiconductor Corp.

11A, 428 Xinglong Street, Suzhou Industrial Park, P.R.China

**TEL:** (86-512) 62560688 **FAX:** (86-512) 65160705 **E-mail:** Sales@silikron.com

Version: 1.0